Managing annealing pattern effects in 45nm low power CMOS technology

التفاصيل البيبلوغرافية
العنوان: Managing annealing pattern effects in 45nm low power CMOS technology
المؤلفون: C. Chaton, Emmanuel Josse, R. Ranica, Emmanuelle Serret, Alexandre Villaret, Kathy Barla, A. Colin, M. Bidaud, H. Bono, Thierry Devoivre, Florian Cacho, B. Dumont, Michel Haond, R. Binger, C. Gallon, Remi Beneyton, Pierre Morin, R. Bianchini
المصدر: 2009 Proceedings of the European Solid State Device Research Conference.
بيانات النشر: IEEE, 2009.
سنة النشر: 2009
مصطلحات موضوعية: Materials science, CMOS, law, Low-power electronics, MOSFET, Dispersion (optics), Electronic engineering, Electronic packaging, Wafer, Laser, Temperature measurement, law.invention
الوصف: We present a study of the pattern effects induced by spike and laser anneals in LP 45nm CMOS platform. A complete optical and thermal simulation methodology that provides the intra-field temperature mapping has been developed and validated by electrical measurement. This work enables significant improvements, by decreasing the optical dispersion, through an optimized dummification at long and short scale, possibly the use of an absorbent layer, and by reducing the temperature device sensitivity.
DOI: 10.1109/essderc.2009.5331536
URL الوصول: https://explore.openaire.eu/search/publication?articleId=doi_________::aec8dc4309401cd8d993b025b37e4bb0
https://doi.org/10.1109/essderc.2009.5331536
رقم الانضمام: edsair.doi...........aec8dc4309401cd8d993b025b37e4bb0
قاعدة البيانات: OpenAIRE
الوصف
DOI:10.1109/essderc.2009.5331536