Warpage reduction using dielectric layers stress tuning: From analytical model to 3D integration of large die on ceramic substrate

التفاصيل البيبلوغرافية
العنوان: Warpage reduction using dielectric layers stress tuning: From analytical model to 3D integration of large die on ceramic substrate
المؤلفون: G. Imbert, Laetitia Castagne, Gilles Simon, F. Casset, Pascal Chevalier, N. Chevrier, B. Kholti, L. Toffanin, Sébastien Petitdidier, F. Bailly, Jp. Pierrel, D. Mermin, R. Franiatte, C. Ferrandon
المصدر: 2016 6th Electronic System-Integration Technology Conference (ESTC).
بيانات النشر: IEEE, 2016.
سنة النشر: 2016
مصطلحات موضوعية: Stress (mechanics), Substrate (building), Yield (engineering), Materials science, Silicon, chemistry, Stacking, Electronic engineering, chemistry.chemical_element, Wafer, Dielectric, Composite material, Die (integrated circuit)
الوصف: A mechanical study of silicon interposer bow reduction, from wafer level manufacturing to large die stacking including analytical modeling, is presented in this paper. Indeed, understanding and reducing the warpage of a dissymmetrical substrate is fundamental for assembly yield and interconnects reliability. The target here is a bow less than 50 µm for a 650 mm2 Si-interposer.
DOI: 10.1109/estc.2016.7764485
URL الوصول: https://explore.openaire.eu/search/publication?articleId=doi_________::5850f68bc6ecd5229641ea5556d1a7a1
https://doi.org/10.1109/estc.2016.7764485
رقم الانضمام: edsair.doi...........5850f68bc6ecd5229641ea5556d1a7a1
قاعدة البيانات: OpenAIRE
الوصف
DOI:10.1109/estc.2016.7764485