Patterned wafer geometry grouping for improved overlay control

التفاصيل البيبلوغرافية
العنوان: Patterned wafer geometry grouping for improved overlay control
المؤلفون: Dongsub Choi, Sangjun Han, Mark D. Smith, Junbeom Park, Sanghuck Jeon, Jaeson Woo, Pradeep Vukkadala, Kevin Huang, Fatima Anis, Hoyoung Heo, Chang-Rock Song, Honggoo Lee, John C. Robinson
المصدر: SPIE Proceedings.
بيانات النشر: SPIE, 2017.
سنة النشر: 2017
مصطلحات موضوعية: Semiconductor device fabrication, Computer science, NAND gate, Geometry, 02 engineering and technology, Overlay, 021001 nanoscience & nanotechnology, 01 natural sciences, Metrology, 010309 optics, 0103 physical sciences, Hardware_INTEGRATEDCIRCUITS, Process control, Wafer testing, Wafer, 0210 nano-technology
الوصف: Process-induced overlay errors from outside the litho cell have become a significant contributor to the overlay error budget including non-uniform wafer stress. Previous studies have shown the correlation between process-induced stress and overlay and the opportunity for improvement in process control, including the use of patterned wafer geometry (PWG) metrology to reduce stress-induced overlay signatures. Key challenges of volume semiconductor manufacturing are how to improve not only the magnitude of these signatures, but also the wafer to wafer variability. This work involves a novel technique of using PWG metrology to provide improved litho-control by wafer-level grouping based on incoming process induced overlay, relevant for both 3D NAND and DRAM. Examples shown in this study are from 19 nm DRAM manufacturing.
تدمد: 0277-786X
DOI: 10.1117/12.2257834
URL الوصول: https://explore.openaire.eu/search/publication?articleId=doi_________::252bfb06ec97907356c947a266a2d111
https://doi.org/10.1117/12.2257834
رقم الانضمام: edsair.doi...........252bfb06ec97907356c947a266a2d111
قاعدة البيانات: OpenAIRE
الوصف
تدمد:0277786X
DOI:10.1117/12.2257834