Technology-circuit convergence for full-SOC platform in 28 nm and beyond

التفاصيل البيبلوغرافية
العنوان: Technology-circuit convergence for full-SOC platform in 28 nm and beyond
المؤلفون: S. Kohler, A.L. Mareau, Sebastien Cremer, Patrick Scheer, C. Charbuillet, Franck Arnaud, S. Colquhoun, F. Hasbani, S. Jeannot, G. Druais, R. Paulin
المصدر: 2011 International Electron Devices Meeting.
بيانات النشر: IEEE, 2011.
سنة النشر: 2011
مصطلحات موضوعية: Engineering, High data rate, business.industry, Hardware_PERFORMANCEANDRELIABILITY, Capacitance, CMOS, Hardware_INTEGRATEDCIRCUITS, Electronic engineering, System on a chip, Triple gate, business, Critical path method, Dram, Decoupling (electronics)
الوصف: In this paper, we present a process/design co-optimization methodology for a full-SOC platform based on 28nm LP CMOS technology with high-k metal-gate (HK/MG) architecture. We report a CPU critical path speed enhancement by implementing a triple gate oxide scheme (so called 28LPG) on HK/MG scheme combined with 20fF/um2 MiM solution for decoupling capacitance. Beside digital speed, we developed a complete RF devices suite enabling high performance analog cells as LNA and VCOs. A 3D integration for high data rate interfaces as wide IOs has been demonstrated based on TSV (Through-Silicon-Via) architecture. Finally ultimate solution for ultra-low power and large memory size is proposed with embedded DRAM offering.
DOI: 10.1109/iedm.2011.6131562
URL الوصول: https://explore.openaire.eu/search/publication?articleId=doi_________::05d0aed95b3868734d4224f26df49046
https://doi.org/10.1109/iedm.2011.6131562
رقم الانضمام: edsair.doi...........05d0aed95b3868734d4224f26df49046
قاعدة البيانات: OpenAIRE
الوصف
DOI:10.1109/iedm.2011.6131562